

# VLSI Design and Test Workshops 2003 Advance Program

(Latest version available at <a href="http://vlsi-india.net">http://vlsi-india.net</a>)

August 28-30, 2003 Bangalore, India

Scope: To promote applications and research related to all aspects of VLSI In Cooperation With: VLSI Society of India, IEEE Computer Society Technical Council on Test Technology IEEE EDS/SSCS Bangalore Chapter

With Support From: Texas Instruments, India, Indian Institute of Science.

Venue: JN Tata Auditorium, Indian Institute of Science, Bangalore For The Latest Registration Information:

http://vlsi-india.net/latest/registration.html

http://members.tripod.com/vlsi\_india/latest/registration.html

# Advance program for August 28, 2003 (VLSI Education Day)

| 8.00 to 9.00 AM      | Registration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 9.00 to 9.15 AM      | Inau                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | guration                                                                                                         |
| 9.15 to 10.15<br>AM  | Keynote Talk: Chandra Shekhar, IC Design Group CEERI, Pilani VLSI Education in India: Towards Excellence, Numbers, and Relevance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                  |
| 10.15 to 10:45<br>AM | Тег                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | a Break                                                                                                          |
|                      | Session E3: Student Projects in VLSI: Setting up for Success Chair: TBA Moderator: C.P. Ravikumar "Speakers include M. Balakrishnan IIT Delhi and H.S. Jamadagni IISc, Bangalore."                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |
| 10.45 AM<br>12.15 PM | Students and faculty face several challenges in executing successful projects in VLSI area. While projects in IT areas such as networking require much less infrastructure, the same is not the case for VLSI design projects. Moore's law has the potential to outdate equipment in a short span of time. Standards are continuously changing or evolving. How can students and faculty deal with these problems? Will industry-academia interaction provide some solutions? How can these relations be sustained? Invited speakers will discuss the problems faced in executing VLSI projects and suggest solutions. |                                                                                                                  |
|                      | Session E4: Tutorial on MEMS Chair: Chandra Shekhar  Session E5: Tutorial on Reliability Chair: Venugopal Puvvada                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |
| 12.15 to 1.15<br>PM  | N. Bhat, C. Venkatesh, and S. Patil, Indian<br>Insittute of Science.<br>Micro Electro Mechanical Systems (MEMS): An<br>Overview.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | M.K. Radhakrishnan, Philips, Singapore.  Deep Sub-Micron CMOS: Reliability Issues Related to Design and Process. |

| 1.15 to 2.15 PM | Lunch and Time to Visit Exhibits |
|-----------------|----------------------------------|

2.15 to 3.45 PM

4.15 to 5.45

PM

## Session E6: Frequently Not Asked Questions! Moderator: C.P. Ravikumar,

### Panelists: Shabbir Batterywala, Rubin Parekhji, M. Balakrishnan, Navakanta Bhat

Experts from industry and academia will answer technical questions posed by engineers and students on various aspects of VLSI Design/CAD. Questions may be sent to <a href="mailto:cpravikumar@rediffmail.com">cpravikumar@rediffmail.com</a>

|                      |     | л. |
|----------------------|-----|----|
| 3.45 PM –<br>4.15 PM | Tea |    |
|                      | II. | _  |

Session E7: Teaching VLSI: Blue Skies and Pot Holes

Moderator: C.P. Ravikumar

Panelista M. Polekrichnen HT Delki, H.S. Romekrichnen Raus deuts, Vicher

Panelists: M. Balakrishnan IIT Delhi, H.S. Ramakrishna Brandcom, Vishwani Agrawal Rutgers University, Ashok Rao IISc

A large number of VLSI design/EDA companies, including several multinationals, have been established in India over the past decade. This has motivated several academic institutions to start postgraduate programs in VLSI. What are the challenges in starting and sustaining these programs? What needs to be done to sustain the quality of VLSI education?

| 5.45 to 6.00   |  |
|----------------|--|
| PM Snack Break |  |

|                                                                                                                               | Session E8: Poster Papers I<br>Session Chair: S. Bose                                                                                                                                                                     | Session E9: Poster Papers II<br>Session Chair: V. Sahula                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                               | (P) H. Thapliyal and V. Verma, GB Pant<br>University. A High Speed Efficient Signed/<br>Unsigned NxN Bit Multiplier Based on Ancient<br>Indian Vedic Mathematics.                                                         | <b>D. Jain,</b> BITS Pilani; S.C. Bose, CEERI Pilani; S.N. Sharan, GCET, Noida. <i>Performance Analysis of FPGA</i> .                                                  |
| Activation Function and its Derivative using Back Gate Effect.  Synthesis and Implementation of Network based Multi-user Dete |                                                                                                                                                                                                                           | Ramachandran B; V. Vishwanath P.L. Design,<br>Synthesis and Implementation of an RBF Neural<br>Network based Multi-user Detector for MC-<br>CDMA System in FPGA.       |
|                                                                                                                               | (P) B. Bala Tripura Sundari; K. Murali<br>Krishna, Amrita Institute of Technology, Tamil<br>Nadu. HDL Implementation of Deterministic<br>Traffic Regulator.                                                               | A. Garimella, MAHE, Manipal. Full Custom VLSI Implementation of Golay and Extended Golay Encoder and Decoder.                                                          |
|                                                                                                                               | (P) N.J.R. Muniraj, R.S.D.Wahida Banu, N.Prabhakaran, P.Antony Vimal Dass, Sona College of Technology, Salem. <i>Implementation of Blind Adaptive Filtering- Using VLSI Technology</i> .                                  | B. Sharma; S. Dasgupta, Indian School of Mines, Dhanbad. Application of Non-Equilibrium Green's Function Formalism for Nanometric MOS Device Modelling and Simulation. |
|                                                                                                                               | (P) K. Paramasivam, Amrita Institute Of<br>Technology, Coimbatore; K. Gunavathi, PSG College<br>of Technology, Coimbatore. VLSI Design Simulation<br>for Routing in Communication Network using<br>Parallel Architecture. | (P) S. Joseph, Christ College, Bangalore. Discussion, Comparison and Hardware Implementation of DCT Algorithms for Image Processing.                                   |

# Exhibits

Book Exhibit by In-Touch and University Booth will be located in the foyer area of JN Tata Auditorium during 9.00 AM -6.00 PM.

| Time                | Test Workshop<br>Room: A                                                                                                                                                                           | High Level and Logic Design Workshop Room: B                                                                                                                                                                                                                                                                                                                             | Physical Design and VLSI Technology Workshop Room: C                                                                                                                                           |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8:00 to<br>9:00 AM  | Registration                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                |
| 9.00 to<br>10.00 AM | Session L1 : Keynote Talk I Chair: Nagaraj Subramanyam R. Camposano, Synopsys, USA. The Growing Semiconductor Zoo: ASICs, Structured Arrays, FPGA, Processor Arrays, Platforms and other Animalia. |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                |
| 10.00 –<br>10.30 AM |                                                                                                                                                                                                    | Tea Break                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                |
|                     | Session T1: Test &<br>Verification I<br>Chair: Vishwani<br>Agrawal                                                                                                                                 | Session L2: Design Techniques<br>Chair: S. Mahant-Shetti                                                                                                                                                                                                                                                                                                                 | Session P1: Devices and Technology<br>Chair: D. Nagchoudhuri                                                                                                                                   |
|                     | (R) R.K. Dasari; Krishna<br>Kumar D, Mentor<br>Graphics, India.<br>Framework for verifying<br>Assertions using<br>sequential ATPG.                                                                 | (R) D. Chakrobarty, M.B.<br>Srividya, A. Bhattad, S. Mahant-<br>Shetti, KARMIC.<br>CMOS Camera with Electronic<br>Shutter.                                                                                                                                                                                                                                               | M.K. Radhakrishnan, Philips, Singapore. ESD in Sub-Micron Devices: Issues and Challenges.                                                                                                      |
|                     | (R) P.K. Dakhole. Coverage-Driven Functional Verification: Coverage to Speed Verification and Ensure Completeness.                                                                                 | (R) L.V.Holla, P.Vallur,<br>P.T.Balsara, A.Navada, S.Shastry,<br>University of Texas, Dallas. A<br>Fast 16-bit TSPC Adder in SOI<br>CMOS                                                                                                                                                                                                                                 | (R) J.N. Roy, SCL Chandigarh. Optimized Output Structure For Visible Imager Charge Couple Devices. Invited Talk.                                                                               |
|                     | (S) N.K. Soni; S. Chattopadhyay, IIT Guwahati. Test Data Compression for System- on-Chip using an Adaptive Code.                                                                                   | (S) V.Jindal; Alpana Agarwal. Carry circuitry for LUT-based FPGA (optimized for implementing finite field multipliers)                                                                                                                                                                                                                                                   | (S) V.K. Gupta; S. Dasgupta, Indian School of Mines, Dhanbad, India. <i>Modelling and Simulation of Quantum Dot Cellular Automata (QCA) for Future Nanometric Devices.</i>                     |
|                     | (S) H. Rahman; D. K. Das; Bhargab B. Bhattacharya, ISI Calcutta. Universal Test Set for Detection of Stuck-at-Faults in GRM (Generalized Reed-Muller) Circuits.                                    | Das; Bhargab B. Bhattacharya, ISI Calcutta. Universal Test Set for Detection of Stuck-at-Faults in GRM (Generalized Reed-  (S) Indu S, CKL, Bhatat Electronics Ltd.; Avinash K.R, Wipro Technologies, Bangalore. VLSI Implementations of Image Resizing Algorithms Issues and Proposed Solutions.  IIT Kharagpur. Fabricati Membrane at the Free En Anisotropic Etching. |                                                                                                                                                                                                |
|                     | Instruments India.  Dual Processor Model  Jain, Banaras Hindu University. A Processor Model  Laser Pre-Amplified Optoelectronic                                                                    |                                                                                                                                                                                                                                                                                                                                                                          | (S) P.Chakrabarti; S Nayak; D. Mishra; N. Jain, Banaras Hindu University. A Proposed Laser Pre-Amplified Optoelectronic Integrated Circuit (OEIC) Receiver Based on a Single MESFET Front-End. |
| 12.30 to<br>2.00PM  |                                                                                                                                                                                                    | Lunch                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                |
| 2:00 to<br>3.00 PM  | Session L3: Keynote Talk II Speaker: Vasudevan Aghoramoorthy, Wipro Technologies Semiconductor Design Outsourcing: Global trends and Indian Perspective Chair: TBA                                 |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                |
| 3:00 to<br>3.30 PM  | Tea Break                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                |

| Session T2: Test and Verification<br>II<br>Chair: R. Parekhji | Session L4: EDA I<br>Chair: C.P. Ravikumar |
|---------------------------------------------------------------|--------------------------------------------|
|---------------------------------------------------------------|--------------------------------------------|

|                    | (R) V. D. Agrawal, Rutgers University; A.V.S.S. Prasad, M. V. Atre, Agere Systems, Bangalore. It is sufficient to test 25-Percent of Faults.   | (R) A. Mehrotra, L. van Ginnekan; Y. Trivedi, Magma Design Automation, USA. Design Flow and Methodology for 50M Gate ASIC.                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | (R) J. Abraham, Texas Instruments India. Test Cost Computation and Reduction Techniques.                                                       | (S) P. Cavale; A. Pandey; Krupakaran A.,<br>Spike Technologies, Bangalore, India.<br>Seamless Physical Design Flow- Challenges<br>and Solutions.                                  |
| 3.30 – 5.30<br>PM  | (S) Asha B.P., CG CoreEl, Bangalore, India. Reduced Pin Count Testing Using IEEE 1149.1 Environment.                                           | (S) Suresh Krishnappa; S. Chattopadhyay, IIT Guwahati. Partitioning of Circuits for Mapping onto Dynamically Reconfigurable FPGAs.                                                |
| PM                 | (S) S.S. Singh and S. Chattopadhyay, IIT Guwahati. Genetic Algorithmic Technique for Integrated Testing of Cores and Interconnects in SoCs     | (S) R. Bhooshan; V. Rakhecha; B. Abraham; V.Singhal; V.Puvvada. Texas Instruments India. A Unique Method for Dynamic Voltage Drop Analysis and Decoupling Capacitance Estimation. |
|                    | (S) A.Gangwar, R.K. Dasari, Shiva Kumar K, Mentor Graphics, Hyderabad, India. A Study of Parallel Test Application for Core Based SoC Designs. | (S) A. Bidve; P. Rohilla, ST Microelectronics, Noida, India. Useful Skew Management Inside Standard Cell Library.                                                                 |
| 5.30 to<br>6.00 PM |                                                                                                                                                | Snack Break                                                                                                                                                                       |

|                    | Session L5: Poster Papers I<br>Chair: Debesh Das                                                                                              | Session P2: Poster Papers II<br>Chair: D. Nagchoudhuri                                                                                                                          |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | (P) C. M. Umapathy, CelStream Technologies<br>Private Limited, Bangalore. Low Power Area<br>Efficient Digital Counters.                       | (P) R.K. Pal, University of Calcutta. Channel Sort: A Sorting Algorithm by Constructing Instances of Channel Routing Problem                                                    |
| 6.00 to<br>7.00 PM | (P) Govind S.; S. Choudhury; V. Sahula, MNIT, Jaipur. Optimizing ARM7 like Processor Architecture for Video Applications (Motion Estimation). | (P) S. R. Reddy, Indira Gandhi Institute of Technology, GGSIP University, Delhi. GUI for Embedded Systems Design.                                                               |
|                    | (P) K. Bharath; M. Mani. A Wide Range, High Linearity VCO.                                                                                    | (P) P. Chakravorty, D. Chakraborty, S. Bose, Calcutta<br>University. A Simple Rectilinear Steiner Tree Algorithm<br>for VLSI Global Routing.                                    |
|                    | (P) N. Bhatia, Tejas Networks. Design<br>Challenges: Virtual Concatenation, Next<br>Generation Sonet/SDH                                      | (P) H. Mangalam, Sri Krishna College of Engg. & Technology, Coimbatore; K. Gunavathi, PSG College of Technology, Coimbatore. Power Optimal Clock Distribution in VLSI Circuits. |
|                    | End of Day 1                                                                                                                                  |                                                                                                                                                                                 |

# Advance Program for August 30, 2003 (Saturday)

| Time               | Test Workshop<br>Room: A      | High-level and Logic Design Workshop Room: Main Auditorium                    | Physical Design and VLSI Technology Workshop Room: B |
|--------------------|-------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------|
| 9.00 –<br>10.00 AM | Mahesh Mehendale, Texas Instr | Session L6: Keynote Talk III Chair: TBA ruments India. Concurrent Engineering | – Challenges and Opportunities.                      |

| 10.00 –<br>10.30 AM       | Tea Break                                                                                                                                                                          |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                               |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | Session T3 Test Generation                                                                                                                                                         | Session L7: Low Power Design                                                                                                                                                                                               | Session P3: Physical Design I                                                                                                                                                                                                                 |
|                           | Chair: Anand Moghe, Mentor<br>Graphics                                                                                                                                             | Chair: V. Visvanathan                                                                                                                                                                                                      | Chair: Dinesh Sharma                                                                                                                                                                                                                          |
| 11.00 –<br>11.30 AM       | K. Shiva Kumar, Mentor Graphics,<br>Hyderabad. Embedded Test for SoC<br>Design. Tutorial.                                                                                          | P.R. Panda, IIT Delhi. The Energy<br>Impact of Memory Port Allocation<br>Decisions. Invited Talk.                                                                                                                          | (R) S. Deb; N. Bhat, Indian Institute of Science, Bangalore, India. Design and Implementation of Passive RF Tag IC.  (R) V. Narang; K. Rajgopal, Texas Instruments India. Architectures for Noise Rejection in Level Shifting CMOS Receivers. |
| 11.30 AM<br>- 12.00<br>PM | (S) A. Oke; Srinivas Kumar Vooka;<br>R. A. Parekhji, Texas Instruments<br>India.<br>Estimating Fault Coverage of SoCs<br>Using Module Coverage Data.                               | (R) P. Rajeshwari; V. L. Prabha,<br>Government College of<br>Technology, Coimbatore; E.<br>Chandra Monie, TPGIT, Vellore.<br>Power Management in Embedded<br>Systems by an Efficient Online<br>Idletime Prediction Scheme. | (S) A.S. Mandal, CEERI Pilani; B. Bhaumik, IIT Delhi. Techniques for Improving the Neural Optimization Method.                                                                                                                                |
| 12.00 –<br>12.30 PM       | (R) A. Kokrady, Texas Instruments India; R. Mehrotra, NSIT, New Delhi; C.P. Ravikumar, S. Phani Kumar, Texas Instruments India. Estimating Power Dissipation of Embedded Memories. | (R) S.S. Abrar, Philips, India.  Novel Source- Independent Characterization Methodology for Embedded Software Energy Estimation.                                                                                           | (S) B. Choudhury, ST<br>Microelectronics, Noida, India. Design<br>for Manufacturability in Analog and<br>Digital Library Development for High<br>Semiconductor Reliability.                                                                   |
| 12.30 1 111               | (S) D.Jain, BITS Pilani; S.C. Bose,<br>Chandra Shekhar, CEERI Pilani.<br>Detection and Analysis of Faults of<br>CMOS OP Amp                                                        |                                                                                                                                                                                                                            | (S) C. S. Thakur; N. Bhat, Indian<br>Institute of Science, Bangalore, India.<br>Impact of Gate to Source/ Drain<br>Overlap for Analog CMOS Circuit<br>Application in sub-100nm Technology.                                                    |
| 12:30 to<br>1:30 PM       |                                                                                                                                                                                    | Lunch                                                                                                                                                                                                                      |                                                                                                                                                                                                                                               |
|                           | Session L8: EDA II<br>Chair: P.R. Panda<br>Venue: Room B                                                                                                                           |                                                                                                                                                                                                                            | Session P4: Physical Design II<br>Chair: Navakanta Bhat<br>(Venue: Main Auditorium)                                                                                                                                                           |
| 1:30 to<br>1.50 PM        | (S) S. Chakraverty, NSIT, New Delhi, India. An Availability Model for Cosynthesis of Real-time System.                                                                             |                                                                                                                                                                                                                            | ( <b>R</b> ) <b>D. Sharma,</b> L. Kumath, A. Gupta, IIT Mumbai. <i>High Speed Sigma-Delta Modulators. Invited Talk.</i>                                                                                                                       |
| 1.50 to<br>2.20 PM        | (R) T.S. Rajesh Kumar, C.P.<br>Ravikumar, R. Govindarajan.<br>Memory Architectures for<br>Multiprocessor Embedded Systems.                                                         |                                                                                                                                                                                                                            | (R) A. Mandal; S. Ramanathan; S. Shrivastava; S. Chandrasekar, Texas Instruments India. <i>Crosstalk Noise Closure in DSM Designs</i> .                                                                                                       |
| 2.20 to<br>2.40 PM        | (S) M. Desai, DAIICT, Gujarat,<br>India.Re-configuration in SoC Using<br>Programmable Interconnect.                                                                                |                                                                                                                                                                                                                            | (S) A. Pandey, ST Microelectronics;<br>B. Bhaumik, IIT Delhi. Automation<br>of Analog Layout Generation and<br>Design: Parameterized Cell Library<br>Approach.                                                                                |
| 2.40 to<br>3.00 PM        | (S) A.G. Somayaji; G. Thareja; G. Kapila; V. Rakhecha, Texas Instruments India. Static Approach for Peak Power Supply Noise Estimation.                                            |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                               |
| 3:00 to                   |                                                                                                                                                                                    | Теа                                                                                                                                                                                                                        |                                                                                                                                                                                                                                               |

| 3:30 PM |                                                                                                                     |
|---------|---------------------------------------------------------------------------------------------------------------------|
|         | Session L9 Panel Discussion                                                                                         |
|         | Moore's Law: At what cost?                                                                                          |
|         | Has Moore's law reached a point of diminishing returns? What is the impact of the IT recession on VLSI industry?    |
| 4.00 to | How do we shape the future? How should India position itself at this turning point? These are some of the questions |
| 6.00 PM | that the panelists will debate.                                                                                     |
|         | Coordinator: C.P. Ravikumar                                                                                         |
|         | Panelists: Mahesh Mehendale Texas Instruments, India, Mahesh Rao Aspirenet Communications, Sandeep Relan            |
|         | Broadcom, Dinesh Sharma IIT Bombay                                                                                  |

#### **Conference Committee**

General Chair: C.P. Ravikumar, Texas Instruments India

#### **Technical Program Committee**

Vishwani Agrawal, Rutgers University, USA J. Balaji, Purple Vision Technologies, India M. Balakrishnan, IIT Delhi

Narasimha Bhat, Synopsys, Manipal, India Navakanta Bhat, IISc, Bangalore, India B. Bhattacharya, ISI Calcutta, India P. Chakrabarti, Banaras Hindu University

S. Chakradhar, NEC, USA

A.N. Chandorkar, IIT Mumbai, India Anil Gundurao, Cypress Semiconductors, India

Harishchandra Hebbar, MAHE, Manipal S. Honnenahalli, Magma Design Automation, USA

S. Karthik, Analog Devices, India Anshul Kumar, IIT Delhi, India S. Mahant-Shetti, KARMIC, India

N.S. Murthy, Philips Semiconductors, India

S. Nandi, IIT Guwahati

R. Parekhji, Texas Instruments, India D. Nagchoudhuri, IIT Delhi, India S. Ramesh, IIT Mumbai, India

C.P. Ravikumar, Texas Instruments, India

Vineet Sahula, MREC Jaipur G.H. Sarma, VLSI Society of India Narendra Shenoy, Synopsys, India Alok Singh, Virage Logic, India P. Sridhar, Controlnet, India S. Srinivasan, IIT Madras, India

V. Visvanathan, Texas Instruments, India

#### **Fellowships Chairs**

Harishchandra Hebbar, MCIS, Manipal Academy of Higher Education G.C. Deepak, Indian Institute of Science, Bangalore, India

Local Arrangements Chair: S. Mahant-Shetti, KARMIC, India

Finance Chair: Navakanta Bhat, Indian Institute of Science, Bangalore

**Local Organization Committee** 

H. Srinivasaiah, Indian Institute of Science Hemanth KN, Indian Institute of Science Deepak GC, Indian Institute of Science Dwarakanath, Indian Institute of Science Vishal Dalal, Sasken, Bangalore

Website: Yashdeep Mahajani, Controlnet India Pvt Ltd.

## **Registration Information:**

Registration permits you to participate in all the technical sessions and tutorials organized as part of the workshops. Refreshments and lunch will be provided to all registrants at no extra charge. Please send your registration fee through a draft made out to *VLSI Design and Test Workshops*, 2003. *Make the draft payable at Canara Bank, IISc, Bangalore Branch.* The draft must be sent to **Prof. Navakant Bhat, Department of Electronics and Communication Engineering, Indian Institute of Science, Bangalore, 560 012**, India. If you wish to register *on the spot*, drafts and cash payment in Indian rupees are acceptable. We will not be able to accept Foreign Currency or Credit Card payments. The current exchange rate is approximately 1 US dollar = 45 Indian rupees.

#### Registration Fees Before July 28, 2003

|                      | Indian Participant | Foreign Participant |
|----------------------|--------------------|---------------------|
| Academic Institution | Rs. 2000           | USD. 50             |

| Non-academic Institution | Rs. 5000 | USD. 150 |
|--------------------------|----------|----------|

## Registration Fees After July 28, 2003

|                          | Indian Participant | Foreign Participant |
|--------------------------|--------------------|---------------------|
| Academic Institution     | Rs. 2500           | USD. 75             |
| Non-academic Institution | Rs. 6000           | USD. 175            |

**Venue Information**: The JN Tata Auditorium is located in the National Science Seminar Complex of the Indian Institute of Science, popularly known as the "Tata Institute." The institute is located close to Yashavantapuram and Malleshwaram. If you are going to take a Taxi or an Autorickshaw, ask the driver to take you to the *Tata Institute*. There is a separate gate to enter the JN Tata Auditorium.

- More information about the Indian Institute of Science is available from <a href="http://iisc.ernet.in">http://iisc.ernet.in</a>.
- A map of IISc is available from <a href="http://cm.bell-labs.com/cm/cs/who/va/">http://cm.bell-labs.com/cm/cs/who/va/</a>(Look for Conference Site)
- Some useful websites which provide information on hotels and tourism in Bangalore are: http://www.geocities.com/Athens/2960/www.bangalorehotels.net/http://www.virtualbangalore.com/Tou/index.php3

**Weather Information**: The weather in Bangalore during August is pleasant (temperatures ranging in 25 degrees to 30 degrees centigrade), with intermittent rain.

Fellowships: A small number of full or partial waivers of registration fee are available for Indian post-graduate students and Indian faculty. Fill out an application form at <a href="http://vlsi-india.net">http://vlsi-india.net</a> and send a hard copy of the same duly attested by your Head of the Department with a statement of purpose for attending the workshops before July 1, 2003 to *Prof. Harishchandra Hebbar*, *Fellowships Chair, VDAT 2003, MCIS, Manipal Academy of Higher Education, Madhav Nagar, Manipal - 576119.* A limited number of rooms in hostels and guesthouses at the Indian Institute of Science are available for fellows. Mr G.C. Deepak (<a href="mailto:gcdeepak@ece.iisc.ernet.in">gcdeepak@ece.iisc.ernet.in</a>) will keep the fellows informed about accommodation.

Related Event: International Conference on VLSI Design, New Delhi, 2003: http://vlsi.ccrl.nj.nec.com/